Soft-Hardware Coordinated Design for Enhanced Storage Reliability in Embedded Systems
Author:
Affiliation:

Institute of Electronic Engineering,China Academy of Engineering Physics,Mianyang Sichuan 621999,China

Funding:

Ethical statement:

  • Article
  • |
  • Figures
  • |
  • Metrics
  • |
  • Reference
  • |
  • Related
  • |
  • Cited by
  • |
  • Materials
    Abstract:

    Single Event Upset(SEU) effects are a common cause of processor failures in aerospace environments, necessitating effective protective designs to enhance the reliability of high-altitude equipment in the fields of aviation and astronautics. Traditional embedded reliability protection designs typically employ either single hardware or software approaches: implementing Triple Modular Redundancy(TMR) through software requires substantial CPU resources; employing hardware circuits does not facilitate error reporting.This paper focuses on the PPC460 processor as the target system, discussing an advanced reliability enhancement design method utilizing Field-Programmable Gate Array(FPGA) technology for the PPC460 processor. The approach integrates an extended Hamming code encoding and decoding algorithm, parity checking, and Triple Modular Redundancy techniques. By synergistically combining software and hardware strategies, it improves the correctness of data within the storage space, reduces CPU resource consumption, and effectively realizes high-security, high-reliability, and interference-resistant protection for critical data on the PPC460 processor in special complex environments.

    Reference
    Related
    Cited by
Get Citation

杨渊,邹祖伟.软硬协同的嵌入式系统存储可靠性增强设计[J]. Journal of Terahertz Science and Electronic Information Technology ,2024,22(2):219~226

Copy
Share
Article Metrics
  • Abstract:
  • PDF:
  • HTML:
History
  • Received:January 17,2022
  • Revised:March 11,2022
  • Adopted:
  • Online: March 15,2024
  • Published: